# Alanya Alaaddin Keykubat University | Rafet Kayış Faculty of Engineering **Electrical-Electronics Engineering Department**2023-2024 Spring Semester

| Syllal          | bus                                                                                            |                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|-----------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Code/Name       |                                                                                                | EEE / Digital Electronics Laboratory                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Type            |                                                                                                | Required                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| Credit/ECTS     |                                                                                                | 3/3                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| Hour per Week   |                                                                                                | 4(0+0+L)                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| Level/Year      |                                                                                                | Undergraduate/3                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Semester        |                                                                                                | Spring                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| Classroom       |                                                                                                | WWF   Electrical Engineering Lab.                                                                                                                                                                                                                                                          |  |  |  |  |  |
| Content         |                                                                                                | Binary systems and Boolean algebra. Boolean function simplification. Combinational logic. Sequential synchronous logic. Registers and counters.                                                                                                                                            |  |  |  |  |  |
| Prerequisites   |                                                                                                | EEE 306                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| Textbooks       |                                                                                                | Primary Class Notes MM Mano, Digital Design, Prentice Hall, 5th Ed., 2008. Supplementary B Holdsworth, C Woods, Digital Logic Design, Newnes Elsevier, 4th Ed., 2021.                                                                                                                      |  |  |  |  |  |
| Objectives      |                                                                                                | <ul> <li>To teach students the basics of combinational and sequential logic design</li> <li>To prepare the students for advanced courses in microprocessors</li> <li>computer architecture and VLSI</li> </ul>                                                                             |  |  |  |  |  |
| Course Outcomes |                                                                                                | In this course you will be able to: CO1 describe the truth tables of different Combinational & Sequential circuits. CO2 construct Boolean functions using logic gates. CO3 analyze different Combinational & Sequential circuits CO4 design different Combinational & Sequential circuits. |  |  |  |  |  |
| Week            | kly Schedule of                                                                                | Topics                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| W               | Topic                                                                                          |                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 1               | Verification of                                                                                | Truth Tables of Logic gates                                                                                                                                                                                                                                                                |  |  |  |  |  |
| 2               | Implementation                                                                                 | on of Basic gates using Universal Gates                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 3               | Implementation of the given Boolean functions using logic gates                                |                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 4               | Simplification of the given Boolean functions using K-map and implementation using logic gates |                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 5               | Realization and verification of Full adder and Full Subtractor using logic gates               |                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 6               | Implementation of 2x4 Decoder and 4x1 Multiplexer using Logic Gates                            |                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 7               | Implementation of the given function using decoder and logic gates                             |                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 8               | Implementation of the given function using Multiplexer                                         |                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 9               | Verification of State Tables of SR, D, JK and T-Flip-Flops                                     |                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 10              | Design and Verify the operation of 3-bit Ripple Counters using JK flip-flops                   |                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 11              | Design and Verify the operation of 3-bit Synchronous Counter using T flip-flops                |                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 12              | Design and Verify the operation of a 4-bit Shift Register                                      |                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 13              | Mini Project                                                                                   |                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 14              | Design of Ripple Cointers                                                                      |                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|                 |                                                                                                |                                                                                                                                                                                                                                                                                            |  |  |  |  |  |

## Alanya Alaaddin Keykubat University | Rafet Kayış Faculty of Engineering

### **Electrical-Electronics Engineering Department**

2023-2024 Spring Semester

#### **Contribution to Program Outcomes\***

|     | P01 | PO2 | P03 | PO4 | P05 | P06 | P07 | P08 | P09 | PO10 | P011 |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|
| CO1 | 5   | 5   | 2   | 5   | 1   | 5   | 1   | 3   | 2   | 3    | 2    |
| CO2 | 4   | 5   | 1   | 4   | 1   | 5   | 4   | 3   | 4   | 3    | 2    |
| CO3 | 5   | 3   | 3   | 3   | 2   | 5   | 1   | 3   | 1   | 3    | 1    |
| CO4 | 5   | 4   | 2   | 5   | 0   | 5   | 2   | 2   | 1   | 4    | 1    |
| CO5 | 4   | 4   | 1   | 4   | 1   | 5   | 4   | 3   | 4   | 1    | 2    |

<sup>\*</sup> Contribution Level | 0: None | 1: Very Low | 2: Low | 3: Medium | 4: High | 5: Very High

| Course Policy            | <ul> <li>Be in the class on time.</li> <li>English should always be used to communicate with one another.</li> <li>At least 70% attendance is required, otherwise a grade of DZ will be assigned.</li> <li>You must be present in class for the exercises and make the experiments.</li> </ul> |                           |  |  |  |  |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|--|--|
| Cheating &<br>Plagiarism |                                                                                                                                                                                                                                                                                                |                           |  |  |  |  |
| Evaluation               | Experiments Midterm Final Exam Total                                                                                                                                                                                                                                                           | 10%<br>30%<br>60%<br>100% |  |  |  |  |

#### Instructor

| Name/Surname | Emrah Irmak | Email        | emrah.irmak@alanya.edu.tr      |
|--------------|-------------|--------------|--------------------------------|
| Room         | 228         | Office Hours | Tu 10.30-11.30   F 15.30-17.30 |

Prepared by Emrah Irmak on June 7th, 2024.